## NN514260 / NN514260A series Fast Page Mode CMOS 256K×16bit Dynamic



#### DESCRIPTION

The NN514260/A series is a high performance CMOS Dynamic Random Access Memory organized as 262,144 words by 16 bits. The NN514260/A series is fabricated with advanced CMOS technology and designed with innovative design techniques resulting in high speed, extremely low power and wide operating margins at both component and system levels.

The NN514260/A series features a high speed page mode operation in which a high speed read, write or read-write is performed on any column address along a row address.

An extremely short row address capture time and an asynchronous column address decoder relax the timing constraints associated with address multiplexing.

The outputs are tri-stated by CAS which, in essence, acts as an output enable independent of RAS with very fast CAS to output access time.

Refresh is accomplished by performing RAS only refresh cycles, hidden refresh cycles, CAS before RAS refresh cycles, or normal read or write cycles on the 512 address combinations of A0 to A8 during a 8 ms period.

Multiplexed address inputs permit The NN514260/A series to be packaged in a standard 40-pin plastic SOJ,44-pin plastic TSOP TYPEII. The package sizes provide high system bit densities and are compatible with widely available automated testing and insertion equipment. System level features include single power supply of 5V ±10% tolerance and direct interface with high performance TTL logic families.

#### **FEATURES**

- 262,144 × 16 bit Organization
- Single 5V ±10% Power Supply
- Performance Ranges

#### (NN514260)

| Parameter                                             | -45          | -50  | -60   | -70   |
|-------------------------------------------------------|--------------|------|-------|-------|
| Max. RAS<br>Access Time (t <sub>RAC</sub> )           | 45ns         | 50ns | 60ns  | 70ns  |
| Max. CAS<br>Access Time (t <sub>CAC</sub> )           | 15 <b>ns</b> | 15ns | 15ns  | 20ns  |
| Max. Column Address<br>Access Time (t <sub>AA</sub> ) | 25ns         | 27ns | 30ns  | 35ns  |
| Min. Read/Write<br>Cycle Time (t <sub>RC</sub> )      | 80ns         | 90ns | 110ns | 130ns |

#### (NN514260A)

| Paramet                       | er                           | -35  | -40  | -45  | -50  | -60   |
|-------------------------------|------------------------------|------|------|------|------|-------|
| Max. RAS<br>Access Time       | (t <sub>RAC</sub> )          | 35ns | 40ns | 45ns | 50ns | 60ns  |
| Max. CAS<br>Access Time       | (t <sub>CAC</sub> )          | 10ns | 12ns | 13ns | 13ns | 15ns  |
| Max. Column Ac<br>Access Time | tdress<br>(t <sub>AA</sub> ) | 17ns | 20ns | 25ns | 25ns | 30ns  |
| Min. Read/Write<br>Cycle Time | (t <sub>AC</sub> )           | 60ns | 70ns | 80ns | 90ns | 110ns |

- Fast Page Mode Operation
- Separate CAS (UCAS, LCAS) for Byte Selection
- Byte Read/Write Mode Operation
- Low Power Operation

Low Standby Current (CMOS level inputs)

Standard 1mAL version 100μA

■ 512 Refresh Cycles

Standard distributed across 8ms
 L version distributed across 128ms

Self Refresh Mode

(L version)
■ All inputs/Outputs and Clocks

fully TTL and CMOS compatible

Refresh Modes
RAS only
CAS before RAS
Hidden Refresh

■ High Reliability Package

Plastic 40pin SOJ (P40SJ-2B)
Plastic 44pin TSOP TYPEII (P44/40TP-3B)

(P44/40TP-3B-L)\*
\*Note: Only for NN514260A

## **PIN CONFIGURATION (TOP VIEW)**

|                    |          |    | ٦ .                 |
|--------------------|----------|----|---------------------|
| Vcc                | 1        | 40 | ⊅ v <sub>ss</sub>   |
| VO <sub>1</sub>    | 2 🔾      | 39 |                     |
| 1/O <sub>2</sub> [ | 3        | 38 | Þ 1∕O <sub>15</sub> |
| 1/O <sub>3</sub> [ | 4        | 37 | 1014                |
| VO₄□               | 5        | 36 | D 1/O₁3             |
| Vcc                | 6        | 35 | þ v <sub>ss</sub>   |
| <b>l/O</b> 5□      | 7        | 34 | Þ 1/O₁2             |
| 1/06               | 8        | 33 | b 1∕O <sub>11</sub> |
| 1/O <sub>7</sub> C | 9        | 32 | b 1∕0₁0             |
| VO <sub>B</sub> C  | 10       | 31 | <b>խ //O</b> ջ      |
| NC                 |          | 30 | D NC                |
| NC                 |          | 29 | LCAS                |
| WE                 | 13       | 28 | UCAS                |
| RAS                | 14       | 27 | OE                  |
| NC                 | 15       | 26 | . A8                |
| - A₀ □             | 16       | 25 | Þ A7                |
| A <sub>1</sub> □   | 17       | 24 | ÞA6                 |
| A <sub>2</sub> d   | 18       | 23 | Þ <b>A</b> ₅        |
| A <sub>3</sub> q   | 19       | 22 | A₁                  |
| V <sub>CC</sub> C  | 20       | 21 | □ v <sub>ss</sub>   |
|                    | <u> </u> |    |                     |

40-pin SOJ ( 400mil ) P40SJ-2B

| Vcc [       | . 0        | 44    | ] Vss          |
|-------------|------------|-------|----------------|
| 1/01 [      | 2          | 43    | J 1/O16        |
| VO2 [       | 3          | 42    | VO15           |
| VO3 [       | 4          | 41    | VO14           |
| VO4 [       | 5          | 40    | I/O13          |
| Vcc [       | 6          | 39    | ] Vss          |
| I/O5 [      | 7          | 38    | ) VO12         |
| 1/06        | 8          | 37    | 1/011          |
| VO7 [       | <b>d</b> 9 | 36    | VO10           |
| 1/08 [      | 10         | 35    | 1 <b>// 09</b> |
|             | 1          | ŀ     |                |
| NC E        | 13         | 32 þ  | NC_            |
| NC E        | 14         | 31 🛚  | LCAS           |
| WE          | 15         |       | UCAS           |
| RAS [       | 16         | 29 🏻  | ŌĒ             |
| NC E        | 17         | 28    | 1 <b>A8</b>    |
| A0 [        | 18         | 27 🗓  | ) A7           |
| A1 [        | 19         | 26    | ] <b>A</b> 6   |
| <b>A2</b> [ | 20         | 25    | ] <b>A</b> 5   |
| <b>A3</b> [ | 21         | 24    | ) <b>A</b> 4   |
| Vcc [       | 22         | 23  1 | l Vss          |
|             |            |       |                |

44/40-pin TSOP TYPE ( II ) (400mil) P44/40TP-3B P44/40TP-3B-L\*

\*Note: Only for NN514260A

### **PIN NAMES**

| Address Inputs                              |  |  |  |  |  |  |  |  |
|---------------------------------------------|--|--|--|--|--|--|--|--|
| Row Address Strobe                          |  |  |  |  |  |  |  |  |
| Column Address Strobe<br>Upper Byte Control |  |  |  |  |  |  |  |  |
| Column Address Strobe<br>Lower Byte Control |  |  |  |  |  |  |  |  |
|                                             |  |  |  |  |  |  |  |  |
| Output Enable                               |  |  |  |  |  |  |  |  |
| Output Enable Data-in / Data-out            |  |  |  |  |  |  |  |  |
| 11.                                         |  |  |  |  |  |  |  |  |
| Data-in / Data-out                          |  |  |  |  |  |  |  |  |
| Data-in / Data-out Write Enable             |  |  |  |  |  |  |  |  |
|                                             |  |  |  |  |  |  |  |  |

#### **FUNCTIONAL BLOCK DIAGRAM**



## **ABSOLUTE MAXIMUM RATINGS**

| RATING                                         | SYMBOL          | VALUE       | UNIT |  |
|------------------------------------------------|-----------------|-------------|------|--|
| Voltage on Any Pin Relative to V <sub>SS</sub> | Vin,Vout        | -1 to 7     |      |  |
| Voltage on Vcc Relative to V <sub>SS</sub>     | V <sub>cc</sub> | -1 to 7     | ٧    |  |
| Storage Temperature (Plastic)                  | Tstg            | -55 to +125 | °C   |  |
| Power Dissipation                              | Pd              | 1.0         | W    |  |
| Ambient Operating Temperature                  | Ta              | 0 to + 70   | °C   |  |
| Short Circuit Output Current                   | lout            | 50          | mA   |  |

Permanent device damage can occur if absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods can affect device reliability.

## **DC OPERATING CONDITIONS**

| SYMBOL          | PARAMETER                      | MIN. | TYP. | MAX. | UNIT |
|-----------------|--------------------------------|------|------|------|------|
| V <sub>CC</sub> | Supply Voltage                 | 4.5  | 5.0  | 5.5  | V    |
| V <sub>SS</sub> | Supply Voltage                 | 0    | 0    | 0    | V    |
| V <sub>IH</sub> | Input High Voltage, All Inputs | 2.4  | _    | 6.5  | V    |
| V <sub>IL</sub> | Input Low Voltage, All Inputs  | -0.5 | _    | 0.8  | v    |

Note: All voltage values in this data sheet are with respect to  $\mathbf{V}_{\mathrm{SS}}$  unless otherwise specified.

## DC ELECTRICAL CHARACTERISTICS (0°C $\leq$ Ta $\leq$ 70°C, V<sub>CC</sub> = 5.0V $\pm$ 10%) (NN514260)

| SYMBOL             | PARAMETER                             | SPEED | MIN. | MAX. | UNIT | TEST CONDITIONS                                                | NOTES    |
|--------------------|---------------------------------------|-------|------|------|------|----------------------------------------------------------------|----------|
| l <sub>CC1</sub>   | Operating Current                     | -45   |      | 180  | mA   | $t_{RC} = t_{RC}$ (min.)                                       | 1,2      |
| 001                | '                                     | -50   |      | 160  | mA   | RAS, CAS, Address cycling                                      |          |
|                    |                                       | -60   |      | 150  | mA:  |                                                                |          |
|                    |                                       | -70   |      | 130  | mA   |                                                                |          |
| l <sub>CC2</sub>   | Standby Current                       |       |      | 1.0  | mA   | RAS = CAS ≥ (V <sub>CC</sub> - 0.2V)                           |          |
|                    |                                       |       |      | 2.0  | mA   | RAS = CAS ≥ V <sub>IH</sub>                                    |          |
|                    | Standby Current                       |       |      | 100  | μA   | $\overline{RAS} = \overline{CAS} \ge (V_{CC} - 0.2V)$          |          |
|                    | (L version)                           |       |      |      |      | All other inputs are stable at ( V <sub>CC</sub> - 0.2V )      |          |
|                    |                                       |       |      |      |      | or ( V <sub>SS</sub> + 0.2V )                                  |          |
| I <sub>CC3</sub>   | Refresh Current                       | -45   |      | 180  | mA   | $t_{RC} = t_{RC}$ (min.)                                       |          |
|                    | (RAS only refresh)                    | -50   |      | 160  | mA   | RAS cycling, CAS = V <sub>IH</sub>                             | 1        |
|                    |                                       | -60   |      | 150  | mA   |                                                                |          |
|                    | -                                     | -70   |      | 130  | mA   |                                                                | <u> </u> |
| I <sub>CC4</sub>   | Fast Page Mode Current                | -45   |      | 100  | mA   | $t_{PC} = t_{PC}$ (min.)                                       | 1,2      |
|                    |                                       | -50   |      | 90   | mA   | RAS = V <sub>IL</sub>                                          | ļ        |
|                    |                                       | -60   |      | 80   | mA   | CAS, Address cycling                                           |          |
|                    |                                       | -70   |      | 70   | mA   |                                                                |          |
| lccs               | Refresh Current                       | -45   |      | 180  | mA   | t <sub>RC</sub> = t <sub>RC</sub> (min.)                       |          |
|                    | (CAS before RAS refresh)              | -50   |      | 160  | mA   | RAS, CAS cycling                                               | 1        |
|                    | ·                                     | -60   |      | 150  | mA   |                                                                |          |
|                    |                                       | -70   |      | 130  | mA   |                                                                |          |
| I <sub>CC6</sub>   | Refresh Current                       |       |      | 150  | μΑ   | 512 cycles / 1 <u>28m</u> s                                    |          |
|                    | (L version : CAS before               |       |      |      |      | $t_{RAS} \le 200 \text{ns}, \overline{WE} \ge (V_{CC} - 0.2V)$ |          |
|                    | RAS refresh)                          |       |      |      |      | All other inputs are stable at (V <sub>CC</sub> - 0.2V)        |          |
|                    |                                       |       |      |      |      | or (V <sub>SS</sub> + 0.2V)                                    |          |
| I <sub>CC7</sub>   | Self Refresh Mode Current             |       | -    | 150  | μA   | RAS = CAS ≤ (V <sub>SS</sub> + 0.2V)                           |          |
|                    | (L version)                           |       |      |      |      | All other input high levels are ( $V_{CC}$ - 0.2V)             |          |
|                    |                                       |       |      |      |      | or input low levels are (V <sub>SS</sub> + 0.2V)               |          |
| II <sub>L1</sub> I | Input Leakage Current (Any input pin) |       | -10  | 10   | μA   | $0V \le V_{HH} \le 5.5V$ , Others = $0V$                       |          |
| الما               | Output Leakage Current                |       | -10  | 10   | μA   | RAS ≥ V <sub>IH</sub> (min.), CAS ≥ V <sub>IH</sub> (min.)     |          |
| ייטויי             | (For high impedance state)            |       | -10  | 10   | μA   | $0V \le V_{OUT} \le 5.5V$                                      |          |
| V <sub>OH</sub>    | Output High Voltage                   |       | 2.4  |      | ٧    | I <sub>OH</sub> = -5.0 mA                                      |          |
| V <sub>OL</sub>    | Output Low Voltage                    |       |      | 0.4  | ٧    | I <sub>OL</sub> = 4.2 mA                                       |          |

Notes: 1.  $I_{CC1}$  ,  $I_{CC3}$  ,  $I_{CC4}$  and  $I_{CC5}$  depend on cycle rate.

2. I<sub>CC1</sub> and I<sub>CC4</sub> depend on output loading. Specified values are obtained with the outputs open.

## CAPACITANCE (0°C $\leq$ Ta $\leq$ 70°C, $V_{CC}$ = 5.0V $\pm$ 10%, f = 1MHz)

| SYMBOL           | PARAMETER              | MIN.     | MAX. | UNIT |
|------------------|------------------------|----------|------|------|
| C <sub>IN1</sub> | Address(A0 ~ A8)       | _        | 5    | pF   |
| C <sub>IN2</sub> | RAS, UCAS, LCAS, WE,OE | <u> </u> | 5    | pF   |
| C <sub>out</sub> | 1/01~1/016             | _        | 7    | pF   |

# DC ELECTRICAL CHARACTERISTICS (0°C $\leq$ Ta $\leq$ 70°C, $V_{CC}$ = 5.0V $\pm10\%$ ) (NN514260A)

| SYMBOL             | PARAMETER                  | SPEED | MIN. | MAX. | UNIT       | TEST CONDITIONS                                                | NOTES    |
|--------------------|----------------------------|-------|------|------|------------|----------------------------------------------------------------|----------|
| I <sub>CC1</sub>   | Operating Current          | -35   |      | 180  | mA         | $t_{RC} = t_{RC}$ (min.)                                       | 1, 2     |
|                    |                            | -40   |      | 160  | mA         | RAS, CAS, Address cycling                                      | <b>'</b> |
|                    |                            | -45   |      | 140  | mA         |                                                                |          |
|                    |                            | -50   |      | 120  | mA         |                                                                |          |
|                    |                            | -60   |      | 100  | mA         |                                                                |          |
| l <sub>CC2</sub>   | Standby Current            |       |      | 1.0  | mA         | RAS = CAS ≥ ( V <sub>CC</sub> - 0.2V )                         |          |
|                    |                            |       |      | 2.0  | mA         | RAS = CAS ≥ V <sub>IH</sub>                                    |          |
|                    | Standby Current            |       |      | 150  | μА         | $\overline{RAS} = \overline{CAS} \ge (V_{CC} - 0.2V)$          |          |
|                    | (L version)                |       |      |      |            | All other inputs are stable at ( V <sub>CC</sub> - 0.2V )      |          |
|                    |                            |       |      |      |            | or ( V <sub>SS</sub> + 0.2V )                                  |          |
| I <sub>CC3</sub>   | Refresh Current            | -35   | -    | 180  | mA         | t <sub>RC</sub> = t <sub>RC</sub> (min.)                       |          |
|                    | (RAS only refresh)         | -40   |      | 160  | mA         | RAS cycling, CAS = V <sub>IH</sub>                             | 1        |
|                    |                            | -45   |      | 140  | mA         |                                                                |          |
|                    |                            | -50   |      | 120  | mA         |                                                                |          |
|                    |                            | -60   |      | 100  | mA         |                                                                | !<br>    |
| I <sub>CC4</sub>   | Fast Page Mode Current     | -35   |      | 80   | mA         | $t_{PC} = t_{PC}$ (min.)                                       | 1,2      |
|                    |                            | -40   |      | 70   | mA         | RAS = V <sub>IL</sub>                                          |          |
|                    |                            | -45   |      | 60   | mA         | CAS, Address cycling                                           | !<br>    |
|                    |                            | -50   |      | 50   | mA         |                                                                |          |
|                    |                            | -60   | -    | 40   | mA         |                                                                |          |
| I <sub>CC5</sub>   | Refresh Current            | -35   |      | 180  | mA         | $t_{RC} = t_{RC}$ (min.)                                       |          |
|                    | (CAS before RAS refresh)   | -40   |      | 160  | mA         | RAS, CAS cycling                                               | 1        |
|                    |                            | -45   |      | 140  | mA         |                                                                | Į        |
|                    |                            | -50   |      | 120  | mA         |                                                                |          |
|                    |                            | -60   |      | 100  | mA         |                                                                |          |
| I <sub>CC6</sub>   | Refresh Current            | ĺ     |      | 200  | μΑ         | 512 cycles / 128ms                                             |          |
|                    | (L version : CAS before    |       |      |      |            | $t_{RAS} \le 200 \text{ns}, \overline{WE} \ge (V_{CC} - 0.2V)$ |          |
|                    | RAS refresh)               |       |      |      |            | All other inputs are stable at ( $V_{\infty}$ - 0.2V )         |          |
|                    |                            |       |      | 1    |            | or ( V <sub>SS</sub> + 0.2V )                                  | ļ        |
| I <sub>CC7</sub>   | Self Refresh Mode Current  |       |      | 200  | μA         | RAS = CAS ≤ ( V <sub>SS</sub> + 0.2V )                         |          |
|                    | (L version)                |       |      | [    |            | All other input high levels are ( V <sub>CC</sub> - 0.2V )     | )        |
|                    |                            |       |      |      |            | or input low levels are ( V <sub>SS</sub> + 0.2V )             |          |
| ii <sub>L1</sub> i | Input Leakage Current      |       | -10  | 10   | μ <b>A</b> | 0V ≤ V <sub>IH</sub> ≤ 5.5V, Others = 0V                       |          |
|                    | (Any input pin)            |       |      |      | <u> </u>   |                                                                | 1        |
| li <sub>LO</sub> l | Output Leakage Current     |       | -10  | 10   | μA         | RAS ≥ V <sub>IH</sub> (min.), CAS ≥ V <sub>IH</sub> (min.)     | <u> </u> |
|                    | (For high impedance state) |       |      |      |            | 0V ≤ V <sub>OUT</sub> ≤ 5.5V                                   |          |
| V <sub>OH</sub>    | Output High Voltage        |       | 2.4  |      | ٧          | I <sub>OH</sub> = -5.0 mA                                      |          |
| VoL                | Output Low Voltage         |       |      | 0.4  | V          | I <sub>OL</sub> = 4.2 mA                                       | 1        |

Notes: 1.  $I_{CC1}$  ,  $I_{CC3}$  ,  $I_{CC4}$  and  $I_{CC5}$  depend on cycle rate.

## CAPACITANCE (0°C $\leq$ Ta $\leq$ 70°C, $V_{CC}$ = 5.0V $\pm$ 10%, f = 1MHz)

| SYMBOL           | PARAMETER               | MIN. | MAX. | UNIT |
|------------------|-------------------------|------|------|------|
| C <sub>IN1</sub> | Address(A0 ~ A8)        | _    | 5    | pF   |
| C <sub>IN2</sub> | RAS, UCAS, LCAS, WE, OE | _    | 5    | pF   |
| C <sub>OUT</sub> | I/O1~I/O16              | _    | 7    | pF   |

<sup>2.</sup>  $I_{CC1}$  and  $I_{CC4}$  depend on output loading. Specified values are obtained with the outputs open.

#### **AC ELECTRICAL CHARACTERISTICS**

Test conditions :  $V_{IH}/V_{IL} = 2.4V/0.8V$   $V_{OH}/V_{OL} = 2.0V/0.8V$  output loading  $C_L = 100pF + 2TTL$ 

Operating conditions: (0 °C $\leq$ Ta $\leq$ 70°C, V<sub>CC</sub> = 5 V ± 10%, V<sub>SS</sub> = 0 V) (NOTES 3, 4, 5)

(NN514260)

|     | NOT                 | <del>(0)</del>   |                                                       | -45 -50 |          |          | T 20 T |                                              |              |      |          | <del></del> |          |
|-----|---------------------|------------------|-------------------------------------------------------|---------|----------|----------|--------|----------------------------------------------|--------------|------|----------|-------------|----------|
| NO. |                     | 1                | PARAMETER                                             |         |          | -60      |        |                                              | -70          |      | NOTE     |             |          |
|     | JEDEC               | STD.             |                                                       | MIN.    | MAX.     | MIN.     | MAX.   | MIN.                                         | MAX.         | MIN. | MAX.     | _           | <u> </u> |
| _1  | t <sub>CL1QV</sub>  | tcac             | Access Time from CAS                                  | _       | 15       | <u> </u> | 15     | _                                            | 15           |      | 20       | ns          | 6,13     |
| _2  | t <sub>CH2QV</sub>  | t <sub>CPA</sub> | Access Time from CAS Precharge                        |         | 30       |          | 32     | <u>                                     </u> | 35           | _    | 40       | ns          | 13,14    |
| 3   | tavav               | t <sub>AA</sub>  | Access Time from Column Address                       | _       | 25       |          | 27     |                                              | 30           |      | 35       | ns          | 7,13     |
| 4   | t <sub>RL1QV</sub>  | TRAC             | Access Time from RAS                                  | ·       | 45       |          | 50     |                                              | 60           |      | 70       | nş          | 6,7      |
| 5   | t <sub>RL1CH1</sub> | t <sub>CSH</sub> | CAS Hold Time                                         | 45      |          | 50       |        | 60                                           |              | 70   |          | ns          |          |
| 6   | t <sub>RL1CH1</sub> | t <sub>CHR</sub> | CAS Hold Time (CAS before RAS Refresh)                | 8       |          | 8        |        | 10                                           |              | 10   | _        | ns          |          |
| 7   | t <sub>RL1CX</sub>  | tcHs             | CAS Precharge Time (Self Refresh Mode)                | -50     |          | -50      | _      | -50                                          | _            | -50  | _        | ns          |          |
| 8   | tcH2CL2             | t <sub>CPN</sub> | CAS Precharge Time<br>(CAS before RAS Refresh)        | 10      | -        | 10       | -      | 10                                           | -            | 10   | _        | ns          |          |
| 9   | t <sub>CH2CL2</sub> | t <sub>CP</sub>  | CAS Precharge Time (Fast Page Mode)                   | 5       | _        | 5        | _      | 5                                            | _            | 5    | <b>—</b> | ns          | 14       |
| 10  | t <sub>CL1CH1</sub> | tcas             | CAS Pulse Width                                       | 13      | 100K     | 13       | 100K   | 15                                           | 100K         | 20   | 100K     | ns          |          |
| 11  | <sup>†</sup> CL1RL2 | t <sub>CSR</sub> | CAS Setup Time<br>(CAS before RAS Refresh)            | 5       | -        | 5        | _      | 5                                            | -            | 5    | _        | ns          |          |
| 12  | t <sub>CL1QX</sub>  | tcız             | CAS to Output in Low-Z                                | 0       | _        | 0        | _      | 0                                            | _            | 0    | _        | ns          | 8        |
| 13  | t <sub>CH2RL2</sub> | t <sub>CRP</sub> | CAS to RAS Precharge Time                             | 5       | _        | 5        |        | 5                                            | _            | 5    | _        | ns          |          |
| 14  | t <sub>CL1WL2</sub> |                  | CAS to WE Delay Time                                  | 35      | _        | 35       | _      | 35                                           | _            | 50   | _        | ns          | 11       |
| 15  | tCL1AX              | t <sub>CAH</sub> | Column Address Hold Time                              | 8       | _        | 8        | _      | 10                                           | _            | 15   | _        | ns          |          |
| 16  | t <sub>RL1AX</sub>  | t <sub>AR</sub>  | Column Address Hold Time<br>Referenced to RAS         | 30      | _        | 35       | -      | 40                                           | _            | 40   | -        | ns          |          |
| 17. | t <sub>AVCL2</sub>  | tasc             | Column Address Setup Time                             | 0       | _        | 0        | _      | 0                                            |              | 0    | _        | ns          | 14       |
| 18  | t <sub>AVRH1</sub>  | t <sub>RAL</sub> | Column Address to RAS Lead Time                       | 22      | _        | 24       | _      | 30                                           | _            | 35   | _        | กร          |          |
| 19  | tavwl2              | tawo             | Column Address to WE Delay Time                       | 48      | _        | 50       | _      | 50                                           |              | 65   |          | ns          | 11       |
| 20  | t <sub>CL1DX</sub>  | <sup>t</sup> DH  | Data Hold Time                                        | 8       | _        | 8        | _      | 10                                           | _            | 10   |          | ns          | 12       |
| 21  | toval2              | t <sub>DS</sub>  | Data Setup Time                                       | 0       | _        | 0        | _      | 0                                            | _            | 0    | _        | ns          | 12       |
| 22  | t <sub>OL1QV</sub>  | t <sub>OEA</sub> | OE Access Time                                        | _       | 13       | _        | 15     | _                                            | 15           | _    | 20       | ns          |          |
| 23  | twL10L2             | t <sub>OEH</sub> | OE Command Hold Time                                  | 8       |          | 8        | _      | 10                                           | _            | 20   | _        | ns          |          |
| 24  | t <sub>CH2QV</sub>  | t <sub>OED</sub> | OE to Data Delay Time                                 | 7       | _        | 8        | _      | 10                                           | _            | 10   | _        | ns          |          |
| 25  | t <sub>CH2QZ</sub>  | toff             | Output Buffer Turn-off Delay Time                     | 0       | 13       | 0        | 13     | 0                                            | 15           | 0    | 20       | ns          | 10       |
| 26  | †онгох              | t <sub>OEZ</sub> | Output Buffer Turn-off Delay Time<br>Referenced to OE | 0       | 10       | 0        | 10     | 0                                            | 15           | Ö    | 15       | ns          |          |
| 27  | t <sub>CL1RH1</sub> | t <sub>RSH</sub> | RAS Hold Time                                         | 13      | _        | 13       | _      | 15                                           | _            | 20   |          | ns          |          |
| 28  | t <sub>OL1RH1</sub> |                  | RAS Hold Time Referenced to OE                        | 8       | _        | 8        |        | 10                                           | _            | 10   | _        | ns          |          |
| 29  |                     |                  | RAS Precharge Time                                    | 25      | _        | 25       | _      | 30                                           | _            | 40   | _        | ns          |          |
| 30  | t <sub>RH2RL2</sub> | t <sub>RPS</sub> | RAS Precharge Time<br>(Self Refresh Mode)             | 80      | <u> </u> | 90       | -      | 110                                          | -            | 130  | _        | ns          |          |
| 31  | t <sub>RL1RH1</sub> | t <sub>RAS</sub> | RAS Pulse Width                                       | 45      | 100K     | 50       | 100K   | 60                                           | 100K         | 70   | 100K     | ns          |          |
| 32  |                     |                  | RAS Pulse Width (Fast Page Mode)                      | 45      | 100K     | 50       | 100K   | 60                                           | 100K         | 70   | 100K     | ns          |          |
| 33  |                     |                  | RAS Pulse Width (Self Refresh Mode)                   | 300     |          | 300      | _      | 300                                          | <del>-</del> | 300  | _        | μs          |          |
| 34  |                     |                  | RAS to CAS Delay Time                                 | 13      | 30       | 13       | 35     | 13                                           | 45           | 13   | 50       | ns          | 6        |
| 35  |                     |                  | RAS to CAS Precharge Time                             | 10      |          | 10       |        | 10                                           |              | 10   |          |             | -        |

| NO. | SYMBOL              |                   | PARAMETER                                        | -45  |          | -50  |      | -60  |      | -70  |      |      |       |
|-----|---------------------|-------------------|--------------------------------------------------|------|----------|------|------|------|------|------|------|------|-------|
| NO. | JEDEC               | STD.              | PARAMETER                                        | MIN. | MAX.     | MIN. | MAX. | MIN. | MAX. | MINL | MAX. | UNIT | NUIE  |
| 36  | t <sub>RL1AV</sub>  | t <sub>RAD</sub>  | RAS to Column Address Delay Time                 | 11   | 20       | 11   | 23   | 11   | 30   | 11   | 35   | ns   | 7     |
| 37  | t <sub>RL1WL2</sub> | t <sub>RWD</sub>  | RAS to WE Delay Time                             | 75   |          | 80   | _    | 85   | _    | 100  | _    | ns   | 11    |
| 38  | t <sub>CH2WL2</sub> | t <sub>RCH</sub>  | Read Command Hold Time                           | 0    | _        | 0    | _    | 0    | _    | 0    | _    | ns   | 9     |
| 39  | t <sub>RH2WL2</sub> | t <sub>RRH</sub>  | Read Command Hold Time<br>Referenced to RAS      | 5    | _        | 5    | _    | 5    | _    | 5    |      | ns   | 9     |
| 40  | twH2CL2             | t <sub>RCS</sub>  | Random Command Setup Time                        | 0    | <b>—</b> | 0    | _    | 0    | _    | 0    | _    | ns   |       |
| 41  | t <sub>RL2RL2</sub> | t <sub>RC</sub>   | Random Read or Write Cycle Time                  | 80   | _        | 90   | _    | 110  | _    | 130  | _    | ns   |       |
| 42  | t <sub>CL2CL2</sub> | t <sub>PC</sub>   | Read or Write Cycle Time<br>(Fast Page Mode)     | 30   | _        | 33   |      | 40   | _    | 45   | _    | ns   | 13,14 |
| 43  | t <sub>RL2RL2</sub> | t <sub>RMW</sub>  | Read-Modify-Write Cycle Time                     | 120  | _        | 125  | -    | 135  | _    | 185  | _    | ns   |       |
| 44  | t <sub>CL2CL2</sub> | t <sub>PRMW</sub> | Read-Modify-Write Cycle Time<br>(Fast Page Mode) | 57   | -        | 57   | _    | 66   | _    | 100  | _    | ns   | 13,14 |
| 45  | t <sub>REF</sub>    | t <sub>REF</sub>  | Refresh Period                                   | _    | 8        | _    | 8    | _    | 8    | _    | 8    | ms   | 15    |
| 46  | t <sub>RL1AX</sub>  | trah              | Row Address Hold Time                            | 8    | _        | 8    | _    | 8    |      | 8    | _    | ns   |       |
| 47  | t <sub>AVRL2</sub>  | t <sub>ASR</sub>  | Row Address Setup Time                           | 0    | _        | 0    | _    | 0    | _    | 0    |      | ns   |       |
| 48  | t <sub>T</sub>      | t <sub>T</sub>    | Transition Time (Rise and Fall)                  | 2    | 50       | 2    | 50   | 2    | 50   | 2    | 50   | ns   | 4,5   |
| 49  | t <sub>CL1WH1</sub> | twcH              | Write Command Hold Time                          | 8    | _        | 8    | _    | 10   | _    | 15   | _    | ns   |       |
| 50  | t <sub>WL1WH1</sub> | twe               | Write Command Pulse Width                        | 8    |          | 8    | _    | 10   |      | 15   | _    | ns   |       |
| 51  | twL1CL2             | twcs              | Write Command Setup Time                         | 0    | _        | 0    |      | 0    | _    | 0    | _    | ns   | 11    |
| 52  | twL1CH1             | t <sub>CWL</sub>  | Write Command to CAS Lead Time                   | 13   | _        | 13   |      | 15   | _    | 20   | _    | ns   |       |
| 53  | t <sub>WL1RH1</sub> | t <sub>RWL</sub>  | Write Command to RAS Lead Time                   | 13   | T-       | 13   | -    | 15   | _    | 20   | _    | ns   |       |

## A.C. ELECTRICAL CHARACTERISTICS

Test conditions:

 $V_{H}/V_{IL} = 2.4V/0.8V$   $V_{OH}/V_{OL} = 2.0V/0.8V$  ouput loading  $C_L = 50pF + 1TTL$ 

Operating conditions : (  $0 \text{ °C} \le \text{Ta} \le 70 \text{ °C}$ ,  $V_{\text{CC}} = 5 \text{ V} \pm 10\%$ ,  $V_{\text{SS}} = 0 \text{ V}$ ) (NOTES 3, 4, 5)

(NN514260A)

|     | NOT                 | ES                | ,                                                     | -35 -40         |      |          | Τ.                                               | 45       | T 3            | <del></del>     | -60      |                  | <u> </u> | T    |          |
|-----|---------------------|-------------------|-------------------------------------------------------|-----------------|------|----------|--------------------------------------------------|----------|----------------|-----------------|----------|------------------|----------|------|----------|
| NO. | JEDEC STD.          |                   | PARAMETER                                             | MIN             | MAX  | +        | <del></del>                                      |          | <del></del> -  |                 | MAX.     | MIN              | MAX      | UNIT | NOTE     |
| 1   | <sup>1</sup> CL1QV  | tcac              | Access Time from CAS                                  | _               | 10   | _        | 12                                               |          | 15             | -               | 15       | _                | 15       | ns   | 6,13     |
| 2   | tangav.             | t <sub>CRA</sub>  | Access Time from CAS Precharge                        | _               | 25   | †_       | 28                                               | 1_       | 30             | -               | 32       | <del>  _ </del>  | 35       | ns   | 13,14    |
| 3   | tavav               | t <sub>AA</sub>   | Access Time from Column Address                       | 1_              | 17   | <u> </u> | 20                                               | <b>†</b> | 25             | _               | 27       | <del>  _</del>   | 30       | ns   | 7,13     |
| 4   | I <sub>RL1QV</sub>  | <sup>1</sup> RAC  | Access Time from RAS                                  | <del>  _ </del> | 35   |          | 40                                               | 1_       | 45             | <del>  _ </del> | 50       | <del>  _  </del> | 60       | ns   | 6,7      |
| 5   | t <sub>RL1CH1</sub> | t <sub>CSH</sub>  | CAS Hold Time                                         | 35              | _    | 40       | 1_                                               | 45       |                | 50              | 1_       | 60               | 1 -      | ns   |          |
| 6   | IRL1CH1             | t <sub>CHR</sub>  | CAS Hold Time (CAS before RAS Refresh)                | 8               | 1_   | 8        | <del>                                     </del> | 8        | <del>  _</del> | 8               | <u>†</u> | 10               | _        | ns   | ļ        |
| 7   | <sup>t</sup> RL1CX  | tcHs              | CAS Precharge Time (Self Refresh Mode)                | -50             | _    | -50      | 1-                                               | -50      |                | -50             | _        | -50              |          | ns   | <u> </u> |
| 8   | t <sub>CH2CL2</sub> | t <sub>CPN</sub>  | CAS Precharge Time<br>(CAS before RAS Refresh)        | 10              |      | 10       | -                                                | 10       | _              | 10              | -        | 10               | -        | ns   |          |
| 9   | t <sub>CH2CL2</sub> | tcp               | CAS Precharge Time (Fast Page Mode)                   | 5               | 1-   | 5        | 1-                                               | 5        | <b> </b>       | 5               |          | 5                | _        | ns   | 14       |
| 10  | t <sub>CL1CH1</sub> | tcas              | CAS Pulse Width                                       | 10              | 100K | 12       | 100K                                             | 13       | 100K           | 13              | 100K     | 15               | 100K     | ns   |          |
| 11  | t <sub>CL1RL2</sub> | t <sub>CSR</sub>  | CAS Setup Time<br>(CAS before RAS Refresh)            | 5               | _    | 5        | -                                                | 5        | _              | 5               | -        | 5                | -        | ns   |          |
| 12  | t <sub>CL1QX</sub>  | Z<br>Z            | CAS to Output in Low-Z                                | 0               | _    | 0        | _                                                | 0        | <b> </b>       | 0               | -        | 0                | _        | ns   | 8        |
| 13  | t <sub>CH2RL2</sub> | t <sub>CRP</sub>  | CAS to RAS Precharge Time                             | 5               | _    | 5        | 1-                                               | 5        | <u> </u>       | 5               | _        | 5                | _        | ns   |          |
| 14  | t <sub>CL1WL2</sub> | tcwD              | CAS to WE Delay Time                                  | 30              | _    | 32       |                                                  | 35       | -              | 35              | _        | 35               | _        | ns   | 11       |
| 15  | t <sub>CL1AX</sub>  | t <sub>CAH</sub>  | Column Address Hold Time                              | 5               | _    | 5        | ] —                                              | 8        | _              | 8               | <b> </b> | 10               | T —      | ns   |          |
| 16  | <sup>t</sup> RL1AX  | t <sub>AR</sub>   | Column Address Hold Time<br>Referenced to RAS         | 25              | _    | 30       | -                                                | 30       | _              | 35              | -        | 40               | -        | ns   |          |
| 17  | t <sub>AVCL2</sub>  | tasc              | Column Address Setup Time                             | 0               |      | 0        | _                                                | 0        | _              | 0               |          | 0                | <b> </b> | ns   | 14       |
| 18  | t <sub>AVRH1</sub>  | t <sub>RAL</sub>  | Column Address to RAS Lead Time                       | 20              | _    | 20       | <b> </b>                                         | 22       | <u> </u>       | 24              | _        | 30               | _        | ns   |          |
| 19  | tavw.2              | t <sub>AWD</sub>  | Column Address to WE Delay Time                       | 35              | _    | 38       | -                                                | 48       | _              | 50              | _        | 50               | _        | ns   | 11       |
| 20  | CL1DX               | t <sub>DH</sub>   | Data Hold Time                                        | 5               | _    | 5        | _                                                | 8        | _              | 8               | _        | 10               | _        | ns   | 12       |
| 21  | tovol2<br>tovwl2    | t <sub>DS</sub>   | Data Setup Time                                       | 0               | -    | 0        | <b>—</b>                                         | 0        | _              | 0               | -        | 0                | _        | ns   | 12       |
| 22  | t <sub>OL1QV</sub>  | t <sub>OEA</sub>  | OE Access Time                                        |                 | 10   | _        | 12                                               |          | 13             | 1               | 15       | _                | 15       | ns   |          |
| 23  | twL10L2             | t <sub>OEH</sub>  | OE Command Hold Time                                  | 8               | _    | 8        | _                                                | 8        | -              | 8               |          | 10               | _        | ns   |          |
| 24  | tснесоv             | t <sub>OED</sub>  | OÉ to Data Delay Time                                 | 6               | _    | 6        | _                                                | 7        |                | 8               | _        | 10               | -        | ns   |          |
| 25  | t <sub>CH2QZ</sub>  | t <sub>OFF</sub>  | Output Buffer Turn-off Delay Time                     | 0               | 8    | 0        | 10                                               | 0        | 13             | 0               | 13       | 0                | 15       | ns   | 10       |
| 26  | tонгох              |                   | Output Buffer Turn-off Delay Time<br>Referenced to OE | 0               | 8    | 0        | 8                                                | 0        | 10             | 0               | 10       | 0                | 15       | ns   |          |
| 27  | t <sub>CL1RH1</sub> | <sup>t</sup> rsh  | RAS Hold Time                                         | 12              | -    | 12       | —                                                | 13       |                | 13              | _        | 15               | _        | ns   |          |
| 28  | toL1RH1             | <sup>†</sup> нон  | RAS Hold Time Referenced to OE                        | 8               |      | 8        |                                                  | 8        | _              | 8               | _        | 10               | _        | ns   |          |
| 29  | t <sub>RH2RL2</sub> | t <sub>RP</sub>   | RAS Precharge Time                                    | 23              |      | 25       | _                                                | 25       | _              | 25              |          | 30               | _        | ns   |          |
| 30  | RH2RL2              |                   | RAS Precharge Time<br>(Self Refresh Mode)             | 60              | -    | 70       | _                                                | 80       | -              | 90              | -        | 110              | _        | ns   |          |
| 31  | t <sub>RL1RH1</sub> | t <sub>ras</sub>  | RAS Pulse Width                                       | 35              | 100K | 40       | 100K                                             | 45       | 100K           | 50              | 100K     | 60               | 100K     | ns   |          |
| 32  | t <sub>RL1RH1</sub> | t <sub>rasp</sub> | RAS Pulse Width (Fast Page Mode)                      | 35              | 100K | 40       | 100K                                             | 45       | 100K           | 50              | 100K     | 60               | 100K     | ns   |          |
| 33  | t <sub>RL1RH1</sub> | t <sub>rass</sub> | RAS Pulse Width (Self Refresh Mode)                   | 300             | _    | 300      | _                                                | 300      | -              | 300             | _        | 300              | _        | μs   |          |
| 34  | tRL1CL1             | t <sub>RCD</sub>  | RAS to CAS Delay Time                                 | 10              | 25   | 12       | 28                                               | 13       | 30             | 13              | 35       | 13               | 45       | ns   | 6        |

| NO.  | SYMBOL              |                   | PARAMETER                                        | -35  |      | -40  |      | -45  |      | -50  |      | -60  |      |      |        |
|------|---------------------|-------------------|--------------------------------------------------|------|------|------|------|------|------|------|------|------|------|------|--------|
| 140. | JEDEC STD.          |                   | FARAMETER                                        | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MłN. | MAX. | UNIT | NOTE   |
| 35   | t <sub>RH2CL2</sub> | t <sub>RPC</sub>  | RAS to CAS Precharge Time                        | 10   |      | 10   | _    | 10   |      | 10   |      | 10   | _    | ns   |        |
| 36   | t <sub>RL1AV</sub>  | t <sub>RAD</sub>  | RAS to Column Address Delay Time                 | 9    | 16   | 10   | 19   | 11   | 20   | 11   | 23   | 11   | 30   | ns   | 7      |
| 37   | t <sub>RL1WL2</sub> | t <sub>RWD</sub>  | RAS to WE Delay Time                             | 45   | _    | 58   |      | 75   | _    | 80   | _    | 85   | _    | ns   | 11     |
| 38   | t <sub>CH2WL2</sub> | t <sub>RCH</sub>  | Read Command Hold Time                           | 0    |      | 0    |      | 0    | _    | 0    | _    | 0    | _    | ns   | 9      |
| 39   | t <sub>RH2WL2</sub> | t <sub>RRH</sub>  | Read Command Hold Time<br>Referenced to RAS      | 5    |      | 5    | _    | 5    | -    | 5    | _    | 5    | _    | ns   | 9      |
| 40   | t <sub>WH2CL2</sub> | t <sub>RCS</sub>  | Random Command Setup Time                        | 0    | _    | 0    | _    | 0    |      | 0    |      | 0    | _    | ns   |        |
| 41   | t <sub>RL2RL2</sub> | t <sub>RC</sub>   | Random Read or Write Cycle Time                  | 60   |      | 70   | _    | 80   | _    | 90   | _    | 110  | _    | ns   |        |
| 42   | t <sub>CL2CL2</sub> | t <sub>PC</sub>   | Read or Write Cycle Time<br>(Fast Page Mode)     | 20   | _    | 23   |      | 30   | _    | 33   | _    | 40   | _    | ns   | 13,14  |
| 43   | t <sub>RL2RL2</sub> | t <sub>RMW</sub>  | Read-Modify-Write Cycle Time                     | 105  |      | 115  | _    | 120  | _    | 125  | _    | 135  |      | ns   |        |
| 44   | t <sub>CL2CL2</sub> | t <sub>PRMW</sub> | Read-Modify-Write Cycle Time<br>(Fast Page Mode) | 52   | _    | 55   | _    | 57   | _    | 57   | _    | 66   | _    | ns   | 13,14  |
| 45   | t <sub>REF</sub>    | t <sub>REF</sub>  | Refresh Period                                   | 1-   | 8    | _    | 8    | _    | 8    | _    | 8    | _    | 8    | ms   | 15     |
| 46   | t <sub>RL1AX</sub>  | t <sub>RAH</sub>  | Row Address Hold Time                            | 7    | _    | 7    | _    | 8    | _    | 8    | _    | 8    | _    | ns   | $\Box$ |
| 47   | t <sub>AVRL2</sub>  | tASR              | Row Address Setup Time                           | 0    | _    | 0    |      | 0    | _    | 0    | _    | 0    | _    | ns   |        |
| 48   | t <sub>T</sub>      | t <sub>T</sub>    | Transition Time (Rise and Fall)                  | 2    | 50   | 2    | 50   | 2    | 50   | 2    | 50   | 2    | 50   | ns   | 4,5    |
| 49   | t <sub>CL1WH1</sub> | twcH              | Write Command Hold Time                          | 5    | _    | 5    | _    | 8    | _    | 8    | _    | 10   |      | ns   |        |
| 50   | t <sub>WL1WH1</sub> | t <sub>WP</sub>   | Write Command Pulse Width                        | 5    | -    | 5    | _    | 8    | _    | 8    | _    | 10   |      | ns   |        |
| 51   | twL1CL2             | twcs              | Write Command Setup Time                         | 0    | _    | 0    | _    | 0    |      | 0    | _    | 0    | _    | ns   | 11     |
| 52   | t <sub>WL1CH1</sub> | tcwL              | Write Command to CAS Lead Time                   | 12   | _    | 12   | _    | 13   | _    | 13   | -    | 15   | _    | ns   |        |
| 53   | t <sub>WL1RH1</sub> | t <sub>RWL</sub>  | Write Command to RAS Lead Time                   | 12   |      | 12   | _    | 13   | _    | 13   | _    | 15   | _    | ns   | $\Box$ |

#### Notes: (NN514260/A/B)

- 3. Eight Initialization Cycles are required following a 200µs pause after Power Up. These Initialization Cycles may consist of any combination of the following: RAS only refresh Cycles, Read Cycles, Write Cycles, CAS before RAS refresh Cycles.
- 4. AC measurements assume t<sub>T</sub>=3ns.
- 5. V<sub>IH</sub>(min.) and V<sub>IL</sub>(max.) are reference levels for measuring timing of input signals. Also, transition times are measured between V<sub>IH</sub> and V<sub>IL</sub>.
- Operation within the t<sub>RCD</sub>(max.) limit ensures that t<sub>RAC</sub>(max.) can be met. t<sub>RCD</sub>(max.) is specified as a reference point only. If t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub>(max.) limit, then access time is controlled by t<sub>CAC</sub>.
- Operation within the t<sub>RAD</sub>(max.) limit ensures that t<sub>RAC</sub>(max.) can be met. t<sub>RAD</sub>(max.) is specified as a reference point only. If t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub>(max.) limit, then access time is controlled by t<sub>AA</sub>.
- 8. Assumes three state test load (5pF and a 220 ohm to 1.3V Thevenin equivalent).
- Either t<sub>BCH</sub> or t<sub>BBH</sub> must be satisfied for a read cycle.
- 10. t<sub>OFF</sub>(max.) defines the time at which the output achieves an open circuit condition and is not referenced to output voltage levels.
- 11. t<sub>WCS</sub>, t<sub>RWD</sub>, t<sub>CWD</sub> and t<sub>AWD</sub> are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If t<sub>WCS</sub>≥t<sub>WCS</sub>(min.), the cycle is an early write cycle and data-out pins will remain open circuit (high impedance) throughout the entire cycle. If t<sub>RWD</sub>≥t<sub>RWD</sub>(min.), t<sub>CWD</sub>≥t<sub>CWD</sub>(min.) and t<sub>AWD</sub>≥t<sub>AWD</sub>(min.), the cycle is a read-modify-write cycle and the data-out will contain data read from the selected cell. If neither of the above conditions is satisfied, the condition of the data-out (at access time) is indeterminate.
- 12. These parameters are referenced to CAS leading edge in early write cycles and to WE leading edge in read-modify-write cycles.
- 13. Access time is determined by the longer of  $t_{AA}$ ,  $t_{CAC}$ , or  $t_{CPA}$ .
- 14.  $t_{ASC} \ge t_{CP}$  to achieve  $t_{PC}$ (min.) and  $t_{CPA}$ (max.) values.
- t<sub>REF</sub>=128msec for Long Refresh version (L version).

#### **WORD READ CYCLE**



#### **BYTE READ CYCLE**



## **WORD WRITE CYCLE (EARLY WRITE)**



## **BYTE WRITE CYCLE (EARLY WRITE)**



## **WORD WRITE CYCLE (OE-CONTROLLED WRITE)**



## BYTE WRITE CYCLE (OE-CONTROLLED WRITE)



#### **WORD READ-MODIFY-WRITE CYCLE**



## **BYTE READ-MODIFY-WRITE CYCLE**



## **FAST PAGE MODE WORD READ CYCLE**



#### **FAST PAGE MODE BYTE READ CYCLE**



#### **FAST PAGE MODE EARLY WORD WRITE CYCLE**



: High or Low

#### **FAST PAGE MODE EARLY BYTE WRITE CYCLE**



## FAST PAGE MODE WORD READ-MODIFY-WRITE CYCLE



### FAST PAGE MODE BYTE READ-MODIFY-WRITE CYCLE



## **RAS ONLY REFRESH CYCLE**



## **CAS BEFORE RAS REFRESH CYCLE**



Note: WE, OE, A0~A8 = Don't care.

## **HIDDEN REFRESH CYCLE (WORD READ)**



## HIDDEN REFRESH CYCLE (BYTE READ)



## **HIDDEN REFRESH CYCLE (EARLY WORD WRITE)**



## **HIDDEN REFRESH CYCLE (EARLY BYTE WRITE)**



#### **SELF REFRESH MODE**



Note: WE, OE = Don't care.

| /////: High or Low |  | : High or Low |
|--------------------|--|---------------|
|--------------------|--|---------------|

- The NN514260L/AL version has a Self Refresh Mode.
- a. Entering the Self Refresh Mode:

  The NN514260L/ALSelf Refresh Mode is entered by using CAS before RAS cycle and holding RAS and CAS signal "
  low " longer than 300µs.
- b. Continuing the Self Refresh Mode:
   The Self Refresh Mode is continued by holding RAS " low " after entering the Self Refresh Mode.

   It does not depend on CAS being " high " or " low " after entering the Self Refresh Mode to continue the Self Refresh Mode.
- c. Exiting the Self Refresh Mode:
  The NN514260L/AL exits the Self Refresh Mode when the RAS signal is brought " high ".

## **ORDERING INFORMATION**



